## Nanogranular SiO<sub>2</sub> proton gated silicon layer transistor mimicking biological synapses

M. J. Liu, G. S. Huang, P. Feng, Q. L. Guo, F. Shao, Z. A. Tian, G. J. Li, Q. Wan, and Y. F. Mei

Citation: Appl. Phys. Lett. **108**, 253503 (2016); doi: 10.1063/1.4954761 View online: https://doi.org/10.1063/1.4954761 View Table of Contents: http://aip.scitation.org/toc/apl/108/25 Published by the American Institute of Physics

## Articles you may be interested in

Organic/inorganic hybrid synaptic transistors gated by proton conducting methylcellulose films Applied Physics Letters **108**, 043508 (2016); 10.1063/1.4941080

Multi-gate synergic modulation in laterally coupled synaptic transistors Applied Physics Letters **107**, 143502 (2015); 10.1063/1.4932568

A light-stimulated synaptic transistor with synaptic plasticity and memory functions based on  $InGaZnO_X-Al_2O_3$  thin film structure Journal of Applied Physics **119**, 244505 (2016); 10.1063/1.4955042

Mixed protonic and electronic conductors hybrid oxide synaptic transistors Journal of Applied Physics **121**, 205301 (2017); 10.1063/1.4983847

Atomic layer deposition of TiO<sub>2</sub>-nanomembrane-based photocatalysts with enhanced performance AIP Advances **6**, 115113 (2016); 10.1063/1.4967783

Synaptic plasticity functions in an organic electrochemical transistor Applied Physics Letters **107**, 263302 (2015); 10.1063/1.4938553





## Nanogranular SiO<sub>2</sub> proton gated silicon layer transistor mimicking biological synapses

M. J. Liu,<sup>1</sup> G. S. Huang,<sup>1,a)</sup> P. Feng,<sup>2,a)</sup> Q. L. Guo,<sup>1</sup> F. Shao,<sup>2</sup> Z. A. Tian,<sup>1</sup> G. J. Li,<sup>1</sup> Q. Wan,<sup>2</sup> and Y. F. Mei<sup>1</sup>

<sup>1</sup>Department of Materials Science, Fudan University, Shanghai 200433, People's Republic of China <sup>2</sup>School of Electronic Science and Engineering and Collaborative Innovation Center of Advanced Microstructures, Nanjing University, Nanjing 210093, People's Republic of China

(Received 10 April 2016; accepted 13 June 2016; published online 22 June 2016)

Silicon on insulator (SOI)-based transistors gated by nanogranular SiO<sub>2</sub> proton conducting electrolytes were fabricated to mimic synapse behaviors. This SOI-based device has both top proton gate and bottom buried oxide gate. Electrical transfer properties of top proton gate show hysteresis curves different from those of bottom gate, and therefore, excitatory post-synaptic current and paired pulse facilitation (PPF) behavior of biological synapses are mimicked. Moreover, we noticed that PPF index can be effectively tuned by the spike interval applied on the top proton gate. Synaptic behaviors and functions, like short-term memory, and its properties are also experimentally demonstrated in our device. Such SOI-based electronic synapses are promising for building neuromorphic systems. *Published by AIP Publishing*. [http://dx.doi.org/10.1063/1.4954761]

In neural systems, through a synapse, a potential spike signal from a presynaptic neuron can trigger an ionic excitatory postsynaptic current (EPSC) that lasts for  $1-10^4$  ms in a postsynaptic neuron. Signal processing, memory and learning functions of the brain are realized through such ionic fluxes between the neurons and synapses. During this process, ions and protons are the key medium of neural transportation. Experiments on animals' synapse shows that synaptic modifications can be adjusted by the concentrations of ionic species.<sup>1</sup> It should be remarked that some studies, concerning possibilities of electronic model of signal processing in nervous systems, take into account wide spectrum of neurophysiological phenomena, including synapse short-distance and long-distance communication and dendro-dendritic coupling.<sup>2</sup> The change by the history of neuron activity could be either enhancement or depression. It is believed that such activitydependent synaptic plasticity is in charge of memory and learning of the brain. The electrical devices that simulate and analyse EPSC signal for neural system can be an important way to the study of neural electronics. For instance, a twoterminal device realizing EPSC signal has been fabricated by multi-quantum-dot,<sup>3</sup> and a Ta/TaO<sub>x</sub>/TiO<sub>2</sub>/Ti device was recently fabricated with great potential of implementing highdensity crossbar memory arrays with numerous highly desirable features.<sup>4</sup> However, the complicated fabrication process and circuit design may constrain its practical application. Another option for mimicking neural systems is the ionic materials. Brain behaviors like short term memory (STM) are mimicked by ionic conductor.<sup>5</sup> For field effect transistors (FETs), ionic/electronic hybrid devices gated by ion conducting electrolytes, the migration of ions can modulate the carrier transport characteristics of channel layer by forming the electric double layer (EDL).<sup>6,7</sup> The EDL formed by ionic liquids has become a promising approach of scientific research on electrostatic surface charge.<sup>8</sup> Gate dielectrics formed by ionic liquids are demonstrated to achieve an electrostatic surface charge accumulation on the order of  $10^{14}$  cm<sup>-2</sup>.<sup>9,10</sup> With huge charge accumulation at the gate/channel surface, it takes more time to accumulate and relax the ions in ionic gate materials. For the industry application of integrated EDL transistors, a solid ion gate is obviously a better choice than the expensive ionic liquid gates. By using solid proton conductors, researches have shown that in-plane lateral-coupled oxidebased artificial synapse network coupled by protons can be self-assembled on glass substrates at room-temperature, and a strong lateral modulation is observed on the device due to the proton-related EDL effect.<sup>11</sup> As is known to all, silicon remains the most common-used channel material in the integrated circuits. FET sensors based on silicon substrate or SiO<sub>2</sub>/silicon substrate have gained much attention due to their reliability and reproducibility fabrication process.<sup>12,13</sup> Especially, the silicon-on-insulator (SOI) is widely used in opto-electronics, microelectronics, and nanoelectromechanical systems and has become the platform for future high-speed electronic devices.<sup>14–16</sup> SOI has the advantage of better latch up immunity, reduced junction capacitance, higher drive current, ease of making shallow junctions compares, and lower short channel effects.<sup>17–19</sup> Silicon nanomembranes (SiNMs) from SOI even have demonstrated the potential in flexible and wearable electronics.<sup>20</sup> For extra p-dope and n-dope of SiNM on SOI, transistors based on ionic/electronic hybrid materials by integrating a layer of ionic conductor and a layer of iondoped conjugated polymer can be integrated in large-scale circuits for the emulations of brain functions.<sup>21</sup>

In this work, we developed a facile process of fabricating nanogranular  $SiO_2$  proton gate on near-instinct P-type SOI. Because of the high planar capacitance of nanogranular  $SiO_2$  proton and the surface effect on top of the Si layer, our device mimicked the EPSC properly. Synaptic behaviors and

<sup>&</sup>lt;sup>a)</sup>Authors to whom correspondence should be addressed. Electronic addresses: gshuang@fudan.edu.cn and pfeng@nju.edu.cn

functions, such as paired-pulse facilitation (PPF) and STM, are experimentally demonstrated. Combining SOI with nanogranular  $SiO_2$  proton gate could be promising in building neural mimicking systems with easy and large-area fabrication process.

Figures 1(a) and 1(b) are the schematic diagram and microscope image of SiO<sub>2</sub> proton transistors on SOI, respectively. We made Cr/Au (10 nm/100 nm) electrode pads on 50-nm-thick Si layer (top Si layer of the SOI substrate) by photolithography and magnetron sputtering. Then, rapid thermal process (300 °C, 30 s) was applied in N<sub>2</sub> atmosphere to obtain better electrical contacts. After that, we used plasmaenhanced chemical vapor deposition (PECVD) to grow ~500 nm thick nanogranular SiO<sub>2</sub> proton conductor as the top gate (TG) at room temperature. And then water molecules can



FIG. 1. (a) Schematic diagram of SOI/SiO<sub>2</sub> transistors gated by nanogranular SiO<sub>2</sub> proton conducting electrolytes. We used photolithography to pattern SiNMs (light blue part) on SOI. After fabricating the Au pad electrodes, PECVD was used to grow ~500 nm nanogranular SiO<sub>2</sub> proton as top gate (pink region) at room temperature. (b) Optical microscope image of the devices. The gap between source and drain is 5  $\mu$ m. (c) I<sub>DS</sub>–V<sub>DS</sub> curves with different TG voltages (V<sub>TG</sub>, step: 1 V).

be absorbed from the air. High proton conductivity nanogranular SiO<sub>2</sub> is considered to be due to the sequence of proton hopping between hydroxyl groups and water molecules under applied electric field.<sup>11,22</sup> More details of fabrication process and the nanogranular structure can be found in our previous work.<sup>11</sup> Finally, Au pads with the thickness of 50 nm were sputtered as top gate (TG) electrode. Given that the bulk silicon in the bottom of SOI can be regarded as another gate electrode (back gate, BG), there are two gates in our transistor. Figure 1(c) illustrates the output curve when the voltage was applied on the TG (nanogranular SiO<sub>2</sub> proton gate) and the I<sub>DS</sub>-V<sub>DS</sub> curves are typical for FET. From Fig. 1(c), one can see that the current of our transistor reaches one order of magnitude larger when TG voltage changes from 4 to -3 V for near-intrinsic p-type Si channel layer.

Figures 2(a) and 2(b) show transfer curve at different gate voltages (V<sub>TG</sub> and V<sub>BG</sub>, respectively) under constant  $V_{DS} = 1$  V. Due to the distributions of protons in SiO<sub>2</sub> electrolyte layer,<sup>23</sup> an electrical hysteresis curve can be seen in Fig. 2(a). With increasing  $V_{TG}$  (i.e., from negative to positive, Fig. 2(a)), H<sup>+</sup> are accumulated to the TG pad and OH<sup>-</sup> left inside the SiO<sub>2</sub> EDL gate will induce holes in the Si channel, causing an  $I_{\rm DS}$  higher than that in the back loop. With the decrease in  $V_{TG}$  (i.e., from positive to negative), the accumulated protons (e.g., H<sup>+</sup>) are not diffused at once which needs micro-seconds to get to the initial state, and the density of holes in the channel are decreased due to the high density of  $H^+$  in the SiO<sub>2</sub> EDL gate, causing a depletion of carriers, which explains the lower I<sub>DS</sub>. Thus, the hysteresis phenomenon can be observed. Contrarily, for normal BG, there is no electrical hysteresis behavior, as shown in Fig. 2(b). This is reasonable since no mobile proton exists in BG. Figure 2(c) shows the I<sub>DS</sub> as a function of V<sub>TG</sub> with different V<sub>DS</sub>. We can see that the turning point of the electrical hysteresis curve changes under different V<sub>DS</sub>: the higher V<sub>DS</sub>,



FIG. 2. (a) Transfer curve  $I_{DS}-V_{TG}$  with constant  $V_{DS} = 1 V$  when the gate voltage was applied on TG. (b) Transfer curve  $I_{DS}-V_{BG}$  with constant  $V_{DS} = 1 V$  when the gate voltage was applied on the bulk silicon (BG). (c) Transfer curves  $I_{DS}-V_{TG}$  with different  $V_{DS}$ .

the higher turning point. The area of the loop increases when the  $V_{DS}$  gets larger, indicating that there is a larger internal planar electric field when the drain voltage is applied. The drain voltage and corresponding internal planar electric field will cause the redistribution of the H<sup>+</sup> at the surface near the source and drain (i.e., holes at the surface between proton gate/Si channel). When the drain voltage is positive, there will be more protons near drain in proton gate right above the Si channel, which cause more time to accumulate holes if the holes are not averagely placed at the surface. The higher drain voltage is, the more time it takes to accumulate the proton, which cause the large area of the loop.

When a presynaptic spike is applied on the pre-synapse, H<sup>+</sup> in SiO<sub>2</sub> layer will migrate to the SiO<sub>2</sub>/Si layer interface in Si channel to trigger an EPSC, as shown in Fig. 3(a). Typical EPSCs was triggered by two successive presynaptic spikes (2 V) with intervals of 10 and 100 ms (upper and lower panels in Fig. 3(a), respectively. Time resolution: 10 ms). The amplitude of EPSC triggered by the second presynaptic spike is 1.23 times larger than that triggered by the first spike when the interval is 10 ms (upper panel). Here, we define paired pulse facilitation (PPF) index (i.e., increase ratio) as  $(A_1 - A_0)/A_0$ . To investigate the influence of the second pulse voltage applied on the top nanogranular SiO<sub>2</sub> proton gate to PPF of the synaptic transistor, a series of successive pulse of different interval times (10, 20, 30, 40, 50, and 100 ms) were applied on the gate. Figure 3(b) shows the change of increase in ratio as a function of different interval time. The magnitude of PPF index decreases as the pulse interval time increases. The PPF index reaches a maximum value of  $\sim 22.9\%$  when interval time is 10 ms and it decreases to near 10% when the pulse interval is long enough (e.g., 100 ms). Here, we found that the magnitude of index decreases sharply when the interval time is small while the decrease in index at longer interval time is slow, which can be fitted by an exponential curve (Fig. 3(b)). This is because the migration of protons in the nanogranular SiO<sub>2</sub> layer plays an important role for EPSC triggering, and the increase in channel current is due to the proton migration and interfacial EDL electrostatic modulation.<sup>24</sup> When the interval time is short, the protons triggered by the first spike still partially accumulate at the interface of the nanogranular SiO<sub>2</sub> laver/Si channel when the second spike comes. The total amount of the accumulated protons will get larger due to the integrated effect. While for long interval time, the protons triggered by the first spike will diffuse back to the equilibrium position, causing the summation effect to disappear and the PPF index to decrease.<sup>11</sup> In Fig. 3(b), the inset shows the EPSCs triggered by two successive presynaptic spikes with spike interval of 10 ms at different V<sub>DS</sub>. The increase in EPSC with increasing  $V_{DS}$  is obvious: when we change the  $V_{DS}$  from 1 to 2 V, the EPSC signal changes by one order of magnitude. However, if  $V_{DS}$  is increased to 3 V (not shown), the EPSC signal becomes disordered due to the leak current as can be seen from Fig. 2(c). After positive gate pulse, a period of time is required for the interfacial protons to diffuse back to their equilibrium position. The EPSCs will gradually reduce to the initial value in several micro-seconds. This time is a reflection of proton release, also called "relaxation time." As is known to all, the EPSC response of presynapse plays an



FIG. 3. (a) EPSCs triggered by two successive presynaptic spikes when successive pulse of different interval times (10 and 100 ms) were applied on the gate with  $V_{DS} = 2 V$ . Here we define the PPF index as  $(A_1 - A_0)/A_0$ . The time resolution for EPSC measurements is 10 ms. (b) PPF index measured at different interval time. The red line is the exponentially fitting result. The inset shows EPSCs triggered by two successive presynaptic spikes at different  $V_{DS}$ . (c) EPSC responses to successive presynapse with different voltages (pulse width: 10 ms; interval time: 10 ms). PPF index as a function of presynapse voltage is shown in the inset.

important role in neuron systems. We have measured related EPSC response at different amplitudes of successive presynapse (pulse width: 10 ms; interval time: 10 ms). A larger presynapse will trigger a stronger EPSC signal: larger  $I_{DS}$  and longer relaxation time, which results in a larger PPF because the 2nd EPSC signal will surely be larger than the 1st signal and more protons are accumulated at a larger presynapse voltage (i.e.,  $V_{TG}$ ), as shown in Fig. 3(c).

We also noticed that the intensity of EPSCs increases when a series of pulse were input. The time-dependent channel EPSC behaviors can be regarded as a memory behavior. PPF is thus a form of short-term synaptic plasticity associated with short-term adaptations to sensory inputs, and shortlasting forms of memory.<sup>25</sup> Figure 4(a) shows the EPSC



FIG. 4. (a) EPSC responses of the device to stimulus train with a 12 gate spikes (2.0 V, 10 ms). The  $V_{\rm DS}$  is fixed at 1 V. (b) The width of the presynapse spike on the gate electrode was changed from 10 to 70 ms. (c) EPSC relaxation time as a function of input pulse width. The black squares are experimental results. The red line is the relaxation time behavior fitted by the linear function.

responses of our device to the stimulus train with 12 gate spikes (2.0 V, 10 ms). The interval time between two pulses is 10 ms, and  $V_{DS}$  is set at 1.0 V to measure the channel current. The retention time of the STM state is dependent on a history of the previous input pulse.<sup>11</sup> An obvious enhancement in channel current is observed after each gate pulse and a total current enhancement of ~830% is obtained after eleven gate pulses. This is because more and more protons are accumulated at the electrolyte/Si channel interface when the number of gate pulses increases. After all spikes, the EPSCs will gradually reduce to the initial value.<sup>26</sup> To further study the effect of stimulation rate on the memory behaviors of the transistor, the width of the presynaptic spike on the gate electrode was changed from 10 to 70 ms as shown in Fig. 4(b). When the stimulation pulse width is increased, an obvious enhancement in  $I_{DS}$  is observed. Fig. 4(c) shows the EPSC relaxation time with different input pulse width. We can see that the EPSC relaxation time increases with pulse width linearly. At a larger spike width, the process of increasing relaxation time can be regarded as a proper way of turning STM to long term memory (LTM).<sup>27</sup>

In summary, SOI-based EDL transistors gated by proton  $SiO_2$  electrolyte were fabricated at room temperature and artificial synapses based on these devices were carefully investigated. Spikes on proton  $SiO_2$  gate and current  $I_{DS}$  could be regarded as presynapse and postsynapse signals, respectively. Presynaptic spikes with duration time-dependent EPSCs were observed in such synaptic transistors. H<sup>+</sup> migration triggered by the gate pulse resulted in the establishments of the inter-coupling between the gate and the Si channel. PPF and STM are experimentally mimicked in such SOI-based synaptic transistors. The results obtained in this work might pave the way for building neuromorphic systems using widely used SOI.

This work was supported by the National Natural Science Foundation of China (Grant Nos. 51322201 and 51502131), Specialized Research Fund for the Doctoral Program of Higher Education (Grant No. 20120071110025), and Science and Technology Commission of Shanghai Municipality (Grant No. 14JC1400200).

- <sup>1</sup>G. Q. Bi and M. M. Poo, J. Neurosci. **18**, 10464 (1998).
- <sup>2</sup>A. Bielecki, P. Kalita, and M. Lewandowski, Biol. Cybern. **99**, 443 (2008).
- <sup>3</sup>M. Igarashi, C. H. Huang, T. Morie, and S. Samukawa, Appl. Phys. Express **3**, 085202 (2010).
- <sup>4</sup>Y. F. Wang, Y. C. Lin, I. T. Wang, T. P. Lin, and T. H. Hou, Sci. Rep. 5, 10150 (2015).
- <sup>5</sup>T. Ohno, T. Hasegawa, T. Tsuruoka, K. Terabe, J. K. Gimzewski, and M. Aono, Nat. Mater. 10, 591 (2011).
- <sup>6</sup>L. Q. Zhu, H. Xiao, Y. H. Liu, C. J. Wan, Y. Shi, and Q. Wan, Appl. Phys. Lett. **107**, 143502 (2015).
- <sup>7</sup>K. Ueno, S. Nakamura, and H. Shimotani, Nat. Mater. 7, 855 (2008).
- <sup>8</sup>Y. Yamada, K. Ueno, T. Fukumura, H. T. Yuan, H. Shimotani, Y. Iwasa,
- L. Gu, S. Tsukimoto, Y. Ikuhar, and M. Kawasaki, Science 322, 1065 (2011).
- <sup>9</sup>J. T. Ye, S. Inoue, K. Kobayashi, Y. Kasahara, H. T. Yuan, H. Shimotani, and Y. Iwasa, Physica C 470, S682 (2010).
- <sup>10</sup>J. T. Ye, M. F. Craciunc, M. Koshinod, S. Russoe, S. Inouea, H. T. Yuan, H. Shimotani, A. F. Morpurgof, and Y. Iwasab, Proc. Natl. Acad. Sci. 108, 13002 (2011).
- <sup>11</sup>L. Q. Zhu, C. J. Wan, L. Q. Guo, Y. Shi, and Q. Wan, Nat. Commun. 5, 3158 (2014).
- <sup>12</sup>J. S. Park, W. J. Maeng, H. S. Kim, and J. S. Park, Thin Solid Films **520**, 1679 (2012).
- <sup>13</sup>K. Qiu, Y. H. Zuo, T. W. Zhou, Z. Liu, J. Zheng, C. B. Li, and B. W. Cheng, J. Semicond. **36**, 104005 (2015).
- <sup>14</sup>W. Peng, Z. Aksamija, S. A. Scott, J. J. Endres, D. E. Savage, I. Knezevic, M. A. Eriksson, and M. G. Lagally, Nat. Commun. 4, 1339 (2013).
- <sup>15</sup>L. Sun, G. X. Qin, J. H. Seo, G. K. Celler, W. D. Zhou, and Z. Q. Ma, Small 6, 2553 (2010).
- <sup>16</sup>E. M. Song, W. P. Si, R. G. Cao, P. Feng, I. Moench, G. S. Huang, Z. F. Di, O. G. Schmidt, and Y. F. Mei, Nanotechnology **25**, 485201 (2014).
- <sup>17</sup>R. H. Yan, A. Ourmazd, and K. F. Lee, IEEE Trans. Electron Devices **39**, 1704 (1992).
- <sup>18</sup>P. P. Zhang, E. P. Nordberg, B. N. Park, G. K. Celler, I. Knezevic, P. G. Evans, M. A. Erikssonl, and M. G. Lagally, New J. Phys. 8, 200 (2006).
- <sup>19</sup>M. Karbalaei and D. Dideban, Superlattices Microstruct. **90**, 53 (2016).
- <sup>20</sup>G. S. Huang and Y. F. Mei, Adv. Mater. **24**, 2517 (2012).
- <sup>21</sup>Q. X. Lai, L. Zhang, Z. Y. Li, W. F. Stickle, R. S. Williams, and Y. Chen, Adv. Mater. 22, 2448 (2010).

- <sup>22</sup>J. Sun, J. Jiang, A. X. Lu, and Q. Wan, IEEE Trans. Electron Devices 57,
- 2258 (2010). <sup>23</sup>J. M. Zhou, Y. H. Liu, Y. Shi, and Q. Wan, IEEE Electron Device Lett. 35, 280 (2014).
- <sup>24</sup>N. Liu, L. Q. Zhu, P. Feng, C. J. Wan, Y. H. Liu, Y. Shi, and Q. Wan, Sci. Rep. 5, 18082 (2015).
- <sup>25</sup>R. S. Zucker and W. G. Regehr, Annu. Rev. Physiol. 64, 355
- (2002). <sup>26</sup>J. M. Zhou, C. J. Wan, L. Q. Zhu, Y. Shi, and Q. Wan, IEEE Electron Device Lett. **34**, 1433 (2013). <sup>27</sup>L. Q. Guo, Q. Wan, C. J. Wan, L. Q. Zhu, and Y. Shi, IEEE Electron
- Device Lett. 34, 1581 (2013).